

### 28.5 Advanced Routing Unit (ARU)

#### 28.5.1 Overview

The Advanced Routing Unit (ARU) is a flexible infrastructure component for transferring 53 bit wide data (five control bits and two 24 bit values) between several sub-modules of the GTM core in a configurable manner.

Since the concept of the ARU has already been described in the paragraph "ARU routing concept", this section only describes additional ARU features that can be used by the software for configuring and debugging ARU related data streams. Also the definition of 'streams' and 'channels' in the ARU context is done in "ARU routing concept".

The principle of ARU data routing is described in "ARU Write Address Overview". In the real GTM implementation the ARU serves in parallel per clock period two individual data destinations, one destination at port ARU-0 and at port ARU-1. Both ARU ports ARU-0 and ARU-1 are running by default in parallel but can be configured in dynamic routing mode (see below) to run in an individual mode.

As already defined in the "ARU routing concept", the ARU read ID is the address of the data source that is configured in the data destination module. These ARU read ID's are selected by the individual counter of ARU ports ARU-0 and ARU-1.

Via the ARU ports ARU-0 and ARU-1 with each ARU read ID two independent GTM sub-modules are addressed and served. The combination of ARU port (ARU-0 or ARU-1) and the ARU read ID addresses one ARU wdata source (i.e. the ARU write port of a GTM sub-module).

The assignment of ARU write ports of GTM sub-modules to the ARU ports ARU-0 and ARU-1 and the ARU read ID's is device depending and can be found in the corresponding sub-chapter.

#### 28.5.2 Special Data Sources

Besides the addresses of the sub-module related data sources as described in product specific appendix, the ARU provides two special data sources that can be used for the configuration of data streams. These data sources are defined as follows:

Address 0x1FF: Data source that provides always a 53 bit data word with zeros. A read access to this memory location will never block a requesting data destination.

Address 0x1FE: Data source that never provides a data word. A read access to this memory location will always block a requesting data destination. This is the reset value of the read registers inside the data destinations.

Address 0x000: This address is reserved and can be used to bring data through the ARU registers **ARU\_DATA\_H** and **ARU\_DATA\_L** into the system by writing the write address 0x000 into the **ARU\_ACCESS** register. This means that software test data can be brought into the GTM by the CPU.

#### 28.5.3 ARU Access via AEI

Besides the data transfer between the connected sub-modules, there are two possibilities to access ARU data via the AEI.

#### 28.5.3.1 Default ARU Access

The default ARU access incorporates the registers **ARU\_ACCESS**, which is used for initiation of a read or write request and the registers **ARU\_DATA\_H** and **ARU\_DATA\_L** that provide the ARU data word to be transferred.

The status of a read or write transfer can be determined by polling specific bits in register **ARU\_ACCESS**. Furthermore the *acc\_ack* bit in the interrupt notify register is set after the read or write access is performed to avoid data loss e.g. on access cancelation.



A pending read or write request may also be canceled by clearing the associated bit.

In the case of a read request, the AEI access behaves as a read request initiated by a data destination of a module. The read request is served by the ARU immediately when no other destination has a pending read request. This means, that an AEI read access does not take part in the scheduling of the destination channels and that the time between two consecutive read accesses is not limited by the round trip time.

On the other hand, the AEI access has the lowest priority behind the ARU scheduler that serves the destination channels. Thus, in worst case, the read request is served after one round trip of the ARU, when all destination channels would request data at the same point in time.

In the case of the write request, the ARU provides the write data at the address defined by the ADDR bit field inside the **ARU\_ACCESS** register.

To avoid data loss, the reserved ARU address 0x0 has to be used to bring data into the system. Otherwise, in case the address specified inside the ADDR bit field is defined for another sub-module that acts as a source at the ARU data loss may occur and no deterministic behavior is guaranteed.

This is because the regular source sub-module is not aware that its address is used by the ARU itself to provide data to a destination.

It is guaranteed that the ARU write data is send to the destination in case of both modules want to provide data at the same time.

Configuring both read and write request bits results in a read request, if the write request bit inside the register isn't already set. The read request bit will be set but not the write request bit. The following table describes the important cases of the bit 12 (RREQ) and bit 13 (WREQ) of the **ARU\_ACCESS** register:

Table 12 WREQ and RREQ in ARU\_ACCESS register

| AEI write access:<br>aei_wdata (13:12) | actual value of ARU_ACCESS(13:12) | next value of ARU_ACCESS(13:12) | comment                                                     |
|----------------------------------------|-----------------------------------|---------------------------------|-------------------------------------------------------------|
| 0 0                                    | 01                                | 0 0                             | cancel read request                                         |
| 0 0                                    | 10                                | 0 0                             | cancel write request                                        |
| 01                                     | 10                                | 10                              | unchanged register                                          |
| 10                                     | 01                                | 0 1                             | unchanged register                                          |
| 11                                     | 0 0                               | 0 1                             | both read and write request results in a read request       |
| 11                                     | 10                                | 10                              | as before but WREQ bit is already set -> unchanged register |

#### 28.5.3.2 Debug Access

The debug access mode enables to inspect routed data of configured data streams during runtime.

The ARU provides two independent debug channels, whereas each is configured by a dedicated ARU read address in register **ARU\_DBG\_ACCESS0** and **ARU\_DBG\_ACCESS1** respectively.

The registers ARU\_DBG\_DATAO\_H and ARU\_DBG\_DATAO\_L (ARU\_DBG\_DATA1\_H and ARU\_DBG\_DATA1\_L) provide read access to the latest data word that the corresponding data source sent through the ARU.

Any time when data is transferred through the ARU from a data source to the destination requesting the data the interrupt signal *ARU\_NEW\_DATA0\_*IRQ (*ARU\_NEW\_DATA1\_*IRQ) is raised.

For advanced debugging purposes, the interrupt signal can also be triggered by software using the register **ARU\_IRQ\_FORCINT**.



Please note, that the debug mechanism should not be used by the application, when a HW-Debugger is used to trace the ARU communication. In that case, the debug registers are used by the HW-Debugger to specify the ARU streams that should be traced.

### 28.5.4 ARU dynamic routing

A dynamic routing feature of the ARU is implemented and can be configured using the additional AEI registers;

- ARU\_CTRL
- ARU\_[x]\_DYN\_CTRL
- ARU\_[x]\_DYN\_RDADDR
- ARU [x] DYN ROUTE LOW
- ARU\_[x]\_DYN\_ROUTE\_HIGH
- ARU\_[x]\_DYN\_ROUTE\_SR\_LOW
- ARU\_[x]\_DYN\_ROUTE\_SR\_HIGH

For further information see the register part of this chapter.

### 28.5.4.1 Dynamic routing - CPU controlled

The dynamic routing feature can be enabled separately for ARU-0 and ARU-1 by setting the corresponding bit fields of the register **ARU\_CTRL**.

The enabling of the dynamic routing feature is synchronized to the normal routing scheme if ARU master ID-0 is addressed. The dynamic route will started with additional ARU master DYN\_READ\_ID0.

With the dynamic routing feature it is possible to insert additional ARU master ID's, DYN\_READ\_IDy (y:0-5), in a defined manner into the normal ARU routing scheme.

While inserting additional ARU master ID's the normal ARU routing scheme is paused. Therefore please consider that inserting additional ARU master ID's will lengthen the normal routing scheme.

It is possible to configure 6 additional ARU master ID's in the **ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH** registers for both ARU-0 and ARU-1.

In the bit field **DYN\_CLK\_WAIT** of **ARU\_[x]\_DYN\_ROUTE\_HIGH** register the number of clock cycles has to be configured, after which one of the additional ARU master ID's will be inserted.

After each configured number of clock cycles the defined ARU master ID's will be inserted cyclic one after each other in the following manner:

... -> DYN\_READ\_ID0 -> DYN\_READ\_ID1 -> DYN\_READ\_ID2 -> DYN\_READ\_ID3 -> DYN\_READ\_ID4 -> DYN\_READ\_ID5 -> DYN\_READ\_ID0 -> ....

In the shadow registers **ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/\_HIGH** further 6 ARU master, DYN\_READ\_IDy (y:6-11), can be configured.

The bit DYN\_UPDATE\_EN in the **ARU\_[x]\_DYN\_ROUTE\_SR\_HIGH** register controls whether the **ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH** registers are updated from its shadow registers except DYN\_UPDATE\_EN, it is not updated. The update is executed once after writing **ARU\_[x]\_DYN\_ROUTE\_SR\_HIGH**. If update started DYN\_UPDATE\_EN is reset.

With the DYN\_ROUTE\_SWAP option in the **ARU\_[x]\_DYN\_CTRL** register it is possible to swap the registers **ARU\_[x]\_DYN\_ROUTE\_LOW/HIGH** with its shadow registers **ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/HIGH**. The swapping is executed always after the 6 ARU master DYN\_READ\_ID's are inserted. So it is possible to insert a maximum of 12 ARU master DYN\_READ\_ID's cyclic after each configured number of clock cycles. If swap started DYN\_UPDATE\_EN is reset.

Setting the bit field **DYN\_CLK\_WAIT** of **ARU\_[x]\_DYN\_ROUTE\_HIGH** register to zero, only the defined ARU master DYN\_READ\_ID's will be executed. The normal ARU routing scheme is stopped.



Setting the bit field **DYN\_CLK\_WAIT** of **ARU\_[x]\_DYN\_ROUTE\_HIGH** register to 15, only the normal ARU routing scheme is executed. Inserting of additional ID's is stopped.

To reset the ARU caddr counter and ARU dynamic route counter set bit ARU\_ADDR\_RSTGLB of **CMU\_GLB\_CTRL** following by a write access to register **CMU\_CLK\_EN**.

#### 28.5.4.1.1 Dynamic routing ring mode

In dynamic routing ring mode it is possible to use all 24 DYN\_READ\_ID's from both ARU-0 and ARU-1 by setting bit field ARU\_DYN\_RING\_MODE in **ARU\_CTRL** register to 1. In this mode all 4 registers **ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH** and **ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/\_HIGH** are connected as a ring, so all 24 DYN\_READ\_ID's can be used from both ARU's. The ring structure is shown in **Figure 24**. The data register shift direction is shown by the arrows in the ring.



Figure 24 ARU dynamic routing - ring mode

Enabling the dynamic routing ring mode will automatically reset the caddr counter of both ARU-0 and ARU-1. This is necessary to synchronize both ARU's in this mode.

Enabling the dynamic routing ring mode will ignored DYN\_ROUTE\_SWAP and DYN\_UPDATE\_EN.

Note: DYN ARU UPDATE EN should be disabled in dynamic routing ring mode.

It is possible to enable the dynamic routing ring mode for both ARU-0 and ARU-1 or only for one of the ARU's by setting the corresponding bit field ARU\_0\_DYN\_EN/ARU\_1\_DYN\_EN of the register **ARU\_CTRL**.

Because of the fact that to each ARU port ARU-0 and ARU-1 with the same ARU read ID two different GTM submodules are served it may make sense to enable ARU dynamic routing only for one port ARU-0 or ARU-1 if configured to ring-mode. The other port is then served in the default round robin manner.

In dynamic routing ring mode ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH and ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/\_HIGH are not write-protected. NOTE: Avoid modification of ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH and ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/\_HIGH in active dynamic routing ring mode.

### 28.5.4.2 Dynamic routing - ARU controlled

Furthermore it is possible to reload the ARU\_[x]\_DYN\_ROUTE\_SR\_LOW/\_HIGH registers by ARU itself.

Therefore the ARU has its own master port which will be served in the normal ARU routing scheme. The ARU read address for this master port has to be configured in the register **ARU [x] DYN RDADDR.** 



This feature can be enabled by setting bit DYN\_ARU\_UPDATE\_EN of ARU\_[x]\_DYN\_CTRL register.

The following mapping of the ARU word to the **ARU\_[x]\_DYN\_ROUTE\_LOW/\_HIGH** registers is implemented:

- ARU [x] DYN ROUTE SR LOW(23:0) = aru\_data(23:0)
- ARU\_[x]\_DYN\_ROUTE\_SR\_HIGH(28:0) = aru\_data(52:24)

The bit field aru\_data(51:48) controls the configuration bits DYN\_CLK\_WAIT and the bit aru\_data(52) controls the configuration bit DYN\_UPDATE\_EN. Both functions are described in **Section 28.5.4.1**.

In opposite to the dynamic routing scheme controlled from CPU/AEI (only the 6 additional ARU master DYN\_REA\_ID's are inserted) two additional ID's are served. One is the ARU master ID itself for reloading and the other is the default ID-0. The ID-0 is only added to the inserted routing scheme if bit field **DYN\_CLK\_WAIT** of **ARU\_[x]\_DYN\_ROUTE\_HIGH** is set to zero (only the inserted routing scheme is executed). This ensures that a debug access can take place even if only the inserted routing scheme is executed.

The following dynamic routing scheme is executed for 15 > **DYN\_CLK\_WAIT** > 0:

... -> ARU-master\_ID -> DYN\_READ\_ID0 -> DYN\_READ\_ID1 -> DYN\_READ\_ID2 -> DYN\_READ\_ID3 -> DYN\_READ\_ID4 -> DYN\_READ\_ID5 -> ARU-master\_ID -> ...

The following dynamic routing scheme is executed for **DYN\_CLK\_WAIT** = 0:

... -> ARU-master\_ID -> DYN\_READ\_ID0 -> DYN\_READ\_ID1 -> DYN\_READ\_ID2 -> DYN\_READ\_ID3 -> DYN\_READ\_ID4 -> DYN\_READ\_ID5 -> default\_ID0 -> ARU-master\_ID -> ...

With the possibility of reloading the dynamic routing scheme over ARU, a FIFO or MCS is able to deliver the dynamic routing scheme data.

### 28.5.5 ARU Interrupt Signals

Table 13 ARU Interrupt Signals

| Signal            | Description                                                                             |
|-------------------|-----------------------------------------------------------------------------------------|
| ARU_NEW_DATA0_IRQ | Indicates that data is transferred through the ARU using debug channel ARU_DBG_ACCESSO. |
| ARU_NEW_DATA1_IRQ | Indicates that data is transferred through the ARU using debug channel ARU_DBG_ACCESS1. |
| ARU_ACC_ACK_IRQ   | ARU access acknowledge IRQ.                                                             |



# 28.5.6 ARU Configuration Register Overview

# Table 14 ARU Configuration Register Overview

| Register name             | Description                                          | see<br>Page |
|---------------------------|------------------------------------------------------|-------------|
| ARU_ACCESS                | ARU access register                                  | 53          |
| ARU_DATA_H                | ARU access register upper data word                  | 54          |
| ARU_DATA_L                | ARU access register lower data word                  | 55          |
| ARU_DBG_ACCESS0           | ARU debug access channel 0                           | 55          |
| ARU_DBG_DATA0_H           | ARU debug access 0 transfer register upper data word | 57          |
| ARU_DBG_DATA0_L           | ARU debug access 0 transfer register lower data word | 57          |
| ARU_DBG_ACCESS1           | ARU debug access channel 0                           | 58          |
| ARU_DBG_DATA1_H           | ARU debug access 1 transfer register upper data word | 59          |
| ARU_DBG_DATA1_L           | ARU debug access 1 transfer register lower data word | 60          |
| ARU_IRQ_NOTIFY            | ARU interrupt notification register                  | 60          |
| ARU_IRQ_EN                | ARU interrupt enable register                        | 61          |
| ARU_IRQ_FORCINT           | ARU force interrupt register                         | 62          |
| ARU_IRQ_MODE              | ARU interrupt mode register                          | 63          |
| ARU_CADDR_END             | ARU caddr counter end value                          | 63          |
| ARU_CADDR                 | ARU caddr counter value                              | 64          |
| ARU_CTRL                  | ARU enable dynamic routing                           | 65          |
| ARU_[z]_DYN_CTRL          | ARU z dynamic routing control register               | 66          |
| ARU_[z]_DYN_RDADDR        | ARU z read ID for dynamic routing                    | 66          |
| ARU_[z]_DYN_ROUTE_LOW     | ARU z lower bits of DYN_ROUTE register               | 67          |
| ARU_[z]_DYN_ROUTE_HIGH    | ARU z higher bits of DYN_ROUTE register              | 68          |
| ARU_[z]_DYN_ROUTE_SR_LOW  | ARU z shadow register for ARU_[z]_DYN_ROUTE_LOW      | 68          |
| ARU_[z]_DYN_ROUTE_SR_HIGH | ARU z shadow register for ARU_[z]_DYN_ROUTE_HIGH     | 69          |



# 28.5.7 ARU Configuration Register Description

# 28.5.7.1 Register ARU\_ACCESS

### **ARU Access Register**

**Note**: The register ARU\_ACCESS can be used either for reading or for writing at the same point in time.

| ARU_A<br>ARU A |    |      | •    |    |    |    | (00028 | 30 <sub>H</sub> ) |    | Ap | plicatio | on Res | et Valu | e: 0000 | 01FE <sub>H</sub> |
|----------------|----|------|------|----|----|----|--------|-------------------|----|----|----------|--------|---------|---------|-------------------|
| 31             | 30 | 29   | 28   | 27 | 26 | 25 | 24     | 23                | 22 | 21 | 20       | 19     | 18      | 17      | 16                |
|                |    |      |      |    |    |    |        | 0                 | '  |    |          |        |         |         |                   |
|                |    |      |      |    |    |    |        | r                 |    |    | 1        |        |         |         |                   |
| 15             | 14 | 13   | 12   | 11 | 10 | 9  | 8      | 7                 | 6  | 5  | 4        | 3      | 2       | 1       | 0                 |
|                | 0  | WREQ | RREQ |    | 0  | 1  |        | 1                 | 1  | 1  | ADDR     | ı      | 1       | 1       | 1                 |
| •              | r  | r\\\ | r\// | •  | r  | •  | •      | •                 | •  | •  | r\//     |        | •       | •       | ,                 |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 8:0  | rw   | ARU address Define the ARU address used for transferring data. For an ARU write request, the preferred address 0x0 have to be used. A write request to the address 0x1FF (always full address) or 0x1FE (always empty address) are ignored and doesn't have any effect. ARU address bits ADDR are only writable if RREQ and WREQ bits are zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RREQ  | 12   | rw   | Initiate read request This bit is cleared automatically after transaction. Moreover, it can be cleared by software to cancel a read request.  RREQ bit is only writable if WREQ bit is zero, so to switch from RREQ to WREQ a cancel request has to be performed before.  Configuring both RREQ and WREQ bits results in a read request, so RREQ bit will be set if the WREQ bit of the register isn't already set.  The ARU read request on address ADDR is served immediately when no other destination has actually a read request when the RREQ bit is set by CPU. In a worst case scenario, the read request is served after one round trip of the ARU, but this is only the case when every destination channel issues a read request at consecutive points in time.  O <sub>B</sub> No read request is pending  1 <sub>B</sub> Set read request to source channel addressed by ADDR |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WREQ  | 13    | rw   | Initiate write request This bit is cleared automatically after transaction. Moreover, it can be cleared by software to cancel a write request. WREQ bit is only writable if RREQ bit is zero, so to switch from WREQ to RREQ a cancel request has to be performed before. Configuring both RREQ and WREQ bits results in a read request, so WREQ bit will not be set The data is provided at address ADDR. This address has to be programmed as the source address in the destination sub-module channel. In worst case, the data is provided after one full ARU round trip.  O <sub>B</sub> No write request is pending |
|       |       |      | 1 <sub>B</sub> Mark data in registers ARU_DATA_H and ARU_DATA_L as valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0     | 11:9, | r    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       | 31:14 |      | Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# 28.5.7.2 Register ARU\_DATA\_H

### **ARU Access Register Upper Data Word**

|   | _  | ATA_H<br>ccess R |     | r Uppe | r Data ' | Word |    | (0002 | 84 <sub>H</sub> ) |      | Ap | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|----|------------------|-----|--------|----------|------|----|-------|-------------------|------|----|---------|--------|---------|---------|-------------------|
| Т | 31 | 30               | 29  | 28     | 27       | 26   | 25 | 24    | 23                | 22   | 21 | 20      | 19     | 18      | 17      | 16                |
|   |    | 0                |     |        |          |      |    |       |                   | DATA |    |         |        |         |         |                   |
| L |    | r                | II. | 1      | 1        | 1    | 1  | 1     | Ш                 | rw   | 1  |         |        |         | ı       |                   |
|   | 15 | 14               | 13  | 12     | 11       | 10   | 9  | 8     | 7                 | 6    | 5  | 4       | 3      | 2       | 1       | 0                 |

**DATA** 

FieldBitsTypeDescriptionDATA28:0rwUpper ARU data word<br/>Transfer upper ARU data word addressed by ADDR. The data bits 24 to 52<br/>of an ARU word are mapped to the data bits 0 to 28 of this register.031:29rReserved<br/>Read as zero, shall be written as zero.



# 28.5.7.3 Register ARU\_DATA\_L

### **ARU Access Register Lower Data Word**

| A 1      | О. | $\mathbf{r}$ |   | - | Α |  |
|----------|----|--------------|---|---|---|--|
| $\Delta$ | _, |              | Д |   | 4 |  |
|          |    |              |   |   |   |  |

| ARU A    | ccess R | egiste | r Lowe | r Data ' | Word |    | (0002 | 88 <sub>H</sub> ) |      | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|----------|---------|--------|--------|----------|------|----|-------|-------------------|------|----|---------|--------|---------|---------|-------------------|
| 31       | 30      | 29     | 28     | 27       | 26   | 25 | 24    | 23                | 22   | 21 | 20      | 19     | 18      | 17      | 16                |
|          | 0       |        |        | !        | ı    | ı  | ,     |                   | DATA |    | 1       | ı      |         | I       |                   |
| <u> </u> | r       | 1      | 1      | 1        | 1    | 1  |       | 1                 | rw   |    | 1       | 1      | 1       | Ī       | 1                 |
| 15       | 14      | 13     | 12     | 11       | 10   | 9  | 8     | 7                 | 6    | 5  | 4       | 3      | 2       | 1       | 0                 |
|          | 1       |        | 1      | 1        | 1    | ı  | DA    | <b>ATA</b>        |      |    | 1       | ı      |         | i       |                   |
| 1        |         | 1      | 1      | 1        |      | 1  | r     | w                 | 1    |    |         | 1      | 1       | 1       |                   |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | rw   | Lower ARU data word  Transfer lower ARU data word addressed by ADDR. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word are mapped to the data bits 24 to 28 of this register when data is read by the CPU.  For writing data into the ARU by the CPU the bits 24 to 28 are not transferred to bit 48 to 52 of the ARU word. Only bits 0 to 23 are written to bits 0 to 23 of the ARU word. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                             |

# 28.5.7.4 Register ARU\_DBG\_ACCESS0

### **ARU Debug Access Channel 0**

# ARU\_DBG\_ACCESS0

| ARU D | ebug A | ccess C | hanne | l 0 |    |    | (00028 | BC <sub>H</sub> ) |    | Ар | plicatio | on Res | et Valu | e: 0000 | 01FE <sub>H</sub> |
|-------|--------|---------|-------|-----|----|----|--------|-------------------|----|----|----------|--------|---------|---------|-------------------|
| 31    | 30     | 29      | 28    | 27  | 26 | 25 | 24     | 23                | 22 | 21 | 20       | 19     | 18      | 17      | 16                |
|       |        |         |       |     | ı  |    | '      | 0                 | 1  | ı  | ı        | ·      | ı       |         | '                 |
|       | 1      | I       | I     | I   | 1  | I  | I      | r                 | 1  | I  | 1        | I      | 1       | I       |                   |
| 15    | 14     | 13      | 12    | 11  | 10 | 9  | 8      | 7                 | 6  | 5  | 4        | 3      | 2       | 1       | 0                 |
|       | 1      |         | 0     |     | 1  |    |        | 1                 | 1  | ı  | ADDR     | i      | 1       |         |                   |
|       |        |         | r     |     |    |    |        | 1                 |    |    | rw       |        |         |         |                   |

| Field | Bits | Туре | Description                                |
|-------|------|------|--------------------------------------------|
| ADDR  | 8:0  | rw   | ARU debugging address                      |
|       |      |      | Define address of ARU debugging channel 0. |

# **AURIX™ TC3xx**



### **Generic Timer Module (GTM)**

| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| 0     | 31:9 | r    | Reserved                                |
|       |      |      | Read as zero, shall be written as zero. |



### 28.5.7.5 Register ARU\_DBG\_DATAO\_H

### **ARU Debug Access 0 Transfer Register Upper Data Word**

### ARU\_DBG\_DATAO\_H

| ARU D | ebug A | ccess 0 | Trans | fer Reg | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |      |    |    |    |    |    |    |
|-------|--------|---------|-------|---------|-------------------------------------------------|----|----|----|------|----|----|----|----|----|----|
| 31    | 30     | 29      | 28    | 27      | 26                                              | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |
|       | 0      | ·       |       |         | ·                                               | ı  | ·  | ı  | DATA |    | ı  | !  | ı  | ·  | '  |
|       | r      |         |       |         |                                                 |    |    |    | r    |    |    |    | 1  |    |    |
| 15    | 14     | 13      | 12    | 11      | 10                                              | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |
|       | 1      |         |       | 1       |                                                 |    | DA | TA |      |    |    |    |    |    |    |
| 1     |        | 1       |       |         |                                                 | 1  |    | r  | -1   |    |    | 1  | 1  |    |    |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                 |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Upper debug data word Transfer upper ARU data word addressed by register DBG_ACCESSO. The data bits 24 to 52 of an ARU word are mapped to the data bits 0 to 28 of this register The interrupt ARU_NEW_DATAO_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                            |

# 28.5.7.6 Register ARU\_DBG\_DATAO\_L

### **ARU Debug Access 0 Transfer Register Lower Data Word**

### ARU\_DBG\_DATA0\_L

| ARU Debug Access 0 Transfer Register Lower Data Word(000294 <sub>H</sub> ) Application Reset Value: 0000 00 |      |    |    |    |    |    |    |    |      |    |    |    |    |    | ) 0000 <sub>H</sub> |
|-------------------------------------------------------------------------------------------------------------|------|----|----|----|----|----|----|----|------|----|----|----|----|----|---------------------|
| 31                                                                                                          | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16                  |
|                                                                                                             | 0    |    |    | !  | ı  | ·  | I  | Į. | DATA |    | !  | ı  | ı  | ·  | '                   |
|                                                                                                             | r    |    |    |    | 1  | I  |    |    | r    |    |    | 1  | 1  | I  |                     |
| 15                                                                                                          | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0                   |
|                                                                                                             | DATA |    |    |    |    |    |    |    |      |    |    |    |    |    | 1                   |
|                                                                                                             | I    | 1  | 1  | 1  | 1  | I  | I  | r  | 1 1  |    | 1  | 1  | 1  | I  |                     |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Lower debug data word  Transfer lower ARU data word addressed by register DBG_ACCESSO. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word is mapped to the data bits 24 to 28 of this register.  The interrupt ARU_NEW_DATAO_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                                                                                                                                                                              |

# 28.5.7.7 Register ARU\_DBG\_ACCESS1

# ARU Debug Access Channel 1

| ARU_D |    |    |    | l 1 |    |    | (00029 | 98 <sub>H</sub> ) |    | Application Reset Value: 0000 01FE <sub>H</sub> |      |    |    |    |    |  |
|-------|----|----|----|-----|----|----|--------|-------------------|----|-------------------------------------------------|------|----|----|----|----|--|
| 31    | 30 | 29 | 28 | 27  | 26 | 25 | 24     | 23                | 22 | 21                                              | 20   | 19 | 18 | 17 | 16 |  |
|       |    |    |    |     | i  |    |        | 0                 |    |                                                 |      |    |    |    |    |  |
|       |    |    |    |     |    |    |        | r                 |    |                                                 |      |    |    |    |    |  |
| 15    | 14 | 13 | 12 | 11  | 10 | 9  | 8      | 7                 | 6  | 5                                               | 4    | 3  | 2  | 1  | 0  |  |
|       | 1  | ı  | 0  |     |    |    |        |                   | 1  | ı                                               | ADDR | ı  |    | 1  |    |  |
| 1     | 1  | 1  | r  | 1   | 1  | 1  |        | +                 | 1  |                                                 | rw   |    | +  | 1  |    |  |

| Field | Bits | Туре | Description                                                      |
|-------|------|------|------------------------------------------------------------------|
| ADDR  | 8:0  | rw   | ARU debugging address Define address of ARU debugging channel 1. |
| 0     | 31:9 | r    | Reserved Read as zero, shall be written as zero                  |



# 28.5.7.8 Register ARU\_DBG\_DATA1\_H

# **ARU Debug Access 1 Transfer Register Upper Data Word**

# ARU\_DBG\_DATA1\_H

| ARU D | ebug A | ccess 1 | Trans | fer Reg | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |      |    |    |    |    |    |    |
|-------|--------|---------|-------|---------|-------------------------------------------------|----|----|----|------|----|----|----|----|----|----|
| 31    | 30     | 29      | 28    | 27      | 26                                              | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |
|       | 0      | I       |       | 1       | ı                                               | ı  | I  | ı  | DATA |    | ı  |    | ı  | I  |    |
|       | r      | I       |       |         | 1                                               | 1  | I  | 1  | r    |    | 1  | I  |    | I  |    |
| 15    | 14     | 13      | 12    | 11      | 10                                              | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |
|       | 1      | I       | ı     | 1       | ı                                               | ı  | DA | TA | , ,  |    | ı  |    | ı  | I  |    |
| L     |        |         | 1     | 1       | 1                                               | 1  |    | r  | 1 1  |    |    | 1  |    |    |    |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Upper debug data word Transfer upper ARU data word addressed by register DBG_ACCESS1. The data bits 24 to 52 of an ARU word are mapped to the data bits 0 to 28 of this register. The interrupt ARU_NEW_DATA1_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                             |



# 28.5.7.9 Register ARU\_DBG\_DATA1\_L

### **ARU Debug Access 1 Transfer Register Lower Data Word**

### ARU\_DBG\_DATA1\_L

| ARU D | ebug A | ccess 1 | Trans | fer Reg | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |      |    |    |    |    |    |    |
|-------|--------|---------|-------|---------|-------------------------------------------------|----|----|----|------|----|----|----|----|----|----|
| 31    | 30     | 29      | 28    | 27      | 26                                              | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16 |
|       | 0      | !       |       | ı       | ı                                               | ı  | ı  | ı  | DATA |    | ı  | ı  | ı  | !  | '  |
|       | r      |         |       | 1       |                                                 | l  |    | 1  | r    |    |    | ı  |    |    |    |
| 15    | 14     | 13      | 12    | 11      | 10                                              | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0  |
|       |        | !       |       | 1       | ı                                               |    | DA | TA |      |    | i  |    | ı  | !  |    |
| 1     |        |         |       |         |                                                 |    |    | r  |      |    |    |    |    |    |    |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Lower debug data word  Transfer lower ARU data word addressed by register DBG_ACCESS1. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word is mapped to the data bits 24 to 28 of this register.  The interrupt ARU_NEW_DATA1_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                             |

# 28.5.7.10 Register ARU\_IRQ\_NOTIFY

# **ARU Interrupt Notification Register**

### ARU\_IRQ\_NOTIFY

| ARU In   | ARU Interrupt Notification Register |    |    |    |    |    | (0002 | 14 <sub>H</sub> ) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |               |               |  |
|----------|-------------------------------------|----|----|----|----|----|-------|-------------------|----|-------------------------------------------------|----|----|----|---------------|---------------|--|
| 31       | 30                                  | 29 | 28 | 27 | 26 | 25 | 24    | 23                | 22 | 21                                              | 20 | 19 | 18 | 17            | 16            |  |
|          |                                     |    |    |    |    |    |       | 0                 |    |                                                 |    |    |    |               |               |  |
| <u> </u> |                                     |    |    |    |    |    |       | r                 |    |                                                 |    |    |    |               |               |  |
| 15       | 14                                  | 13 | 12 | 11 | 10 | 9  | 8     | 7                 | 6  | 5                                               | 4  | 3  | 2  | 1             | 0             |  |
|          | 1                                   |    |    | 1  | 1  | 0  |       |                   |    |                                                 |    | 1  | _  | NEW_<br>DATA1 | NEW_<br>DATA0 |  |
| 1        | 1                                   |    | 1  | 1  | 1  | r  |       |                   |    |                                                 |    |    | rw | rw            | rw            |  |



| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                         |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEW_DATA0 | 0    | rw   | Data was transferred for addr ARU_DBG_ACCESS0  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged.  0 <sub>B</sub> No interrupt occurred  1 <sub>B</sub> ARU_NEW_DATA0_IRQ interrupt was raised by the ARU |
| NEW_DATA1 | 1    | rw   | Data was transferred for addr ARU_DBG_ACCESS1  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged. $0_B$ No interrupt occurred $1_B$ ARU_NEW_DATA1_IRQ interrupt was raised by the ARU                     |
| ACC_ACK   | 2    | rw   | AEI to ARU access finished, on read access data are valid  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged.                                                                                             |
| 0         | 31:3 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                    |

# 28.5.7.11 Register ARU\_IRQ\_EN

### **ARU Interrupt Enable Register**

| • | J |
|---|---|
|   |   |
|   |   |
|   |   |
|   |   |

| ARU_II |    |    | le Regi | ster |    | (0002A8 <sub>H</sub> ) |    |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |                        |                              |                              |  |
|--------|----|----|---------|------|----|------------------------|----|----|----|----|-------------------------------------------------|----|------------------------|------------------------------|------------------------------|--|
| 31     | 30 | 29 | 28      | 27   | 26 | 25                     | 24 | 23 | 22 | 21 | 20                                              | 19 | 18                     | 17                           | 16                           |  |
|        |    |    |         |      |    |                        | C  | )  |    |    |                                                 |    |                        |                              |                              |  |
| L      |    |    |         |      |    |                        | ı  | ſ  |    |    |                                                 |    |                        |                              |                              |  |
| 15     | 14 | 13 | 12      | 11   | 10 | 9                      | 8  | 7  | 6  | 5  | 4                                               | 3  | 2                      | 1                            | 0                            |  |
|        | 1  | 1  | 1       | 1    | ı  | 0                      | 1  |    | 1  | ı  | 1                                               | ı  | ACC_A<br>CK_IR<br>Q_EN | NEW_<br>DATA1<br>_IRQ_<br>EN | NEW_<br>DATA0<br>_IRQ_<br>EN |  |
|        |    |    | •       |      |    | r                      |    |    | •  | •  | •                                               | •  | rw                     | rw                           | rw                           |  |

| Field                         | Bits | Туре | Description                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|-------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| NEW_DATAO_I RQ_EN NEW_DATA1_I | 0    | rw   | ARU_NEW_DATA0_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |  |  |  |  |  |  |  |  |
| NEW_DATA1_I<br>RQ_EN          | 1    | rw   | ARU_NEW_DATA1_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |  |  |  |  |  |  |  |  |
| ACC_ACK_IRQ<br>_EN            | 2    | rw   | ACC_ACK_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM       |  |  |  |  |  |  |  |  |



| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| 0     | 31:3 | r    | Reserved                                |
|       |      |      | Read as zero, shall be written as zero. |

# 28.5.7.12 Register ARU\_IRQ\_FORCINT

### **ARU Force Interrupt Register**

| ARU_II | _  |    | t Regis | ter |    |    | (0002 | NC <sub>H</sub> ) |    | Ар | plicati | on Res | set Valu            | e: 0000 | ) 0000 <sub>H</sub>   |
|--------|----|----|---------|-----|----|----|-------|-------------------|----|----|---------|--------|---------------------|---------|-----------------------|
| 31     | 30 | 29 | 28      | 27  | 26 | 25 | 24    | 23                | 22 | 21 | 20      | 19     | 18                  | 17      | 16                    |
|        |    |    |         |     |    |    | (     | )                 |    |    |         |        |                     |         |                       |
| 1      |    |    |         |     |    |    |       | r                 |    |    |         |        |                     |         |                       |
| 15     | 14 | 13 | 12      | 11  | 10 | 9  | 8     | 7                 | 6  | 5  | 4       | 3      | 2                   | 1       | 0                     |
|        |    |    | '       |     | '  | 0  |       |                   |    |    |         |        | TRG_A<br>CC_AC<br>K | _       | TRG_N<br>EW_D<br>ATA0 |
|        | 1  | 1  | I       | 1   |    | r  | 1     | <u> </u>          | 1  | 1  | İ.      | 1      | rw                  | rw      | r\v/                  |

| Field             | Bits | Type | Description                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| TRG_NEW_DA<br>TAO | 0    | rw   | Trigger new data 0 interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register |  |  |  |  |  |  |
| TRG_NEW_DA<br>TA1 | 1    | rw   | Trigger new data 1 interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register |  |  |  |  |  |  |
| TRG_ACC_AC<br>K   | 2    | rw   | Trigger ACC_ACK interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register    |  |  |  |  |  |  |
| 0                 | 31:3 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                  |  |  |  |  |  |  |



# 28.5.7.13 Register ARU\_IRQ\_MODE

### **ARU Interrupt Mode Register**

### ARU\_IRQ\_MODE

| ARU In | terrup | t Mode | Regist | ter |    | (0002B0 <sub>H</sub> ) |    |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |      |      |  |  |
|--------|--------|--------|--------|-----|----|------------------------|----|----|----|----|-------------------------------------------------|----|----|------|------|--|--|
| 31     | 30     | 29     | 28     | 27  | 26 | 25                     | 24 | 23 | 22 | 21 | 20                                              | 19 | 18 | 17   | 16   |  |  |
|        | ı      |        |        |     | •  | ı                      | '  | 0  | •  |    | ı                                               |    |    | •    | '    |  |  |
|        | I      | 1      | 1      | 1   |    | <u> </u>               | 1  | r  |    | 1  |                                                 | 1  | 1  |      |      |  |  |
| 15     | 14     | 13     | 12     | 11  | 10 | 9                      | 8  | 7  | 6  | 5  | 4                                               | 3  | 2  | 1    | 0    |  |  |
|        |        | 1      | 1      | 1   | 1  |                        | 0  | 1  | 1  | 1  |                                                 | 1  | 1  | IRQ_ | MODE |  |  |
|        |        |        |        |     |    |                        |    |    |    |    |                                                 | r  | W  |      |      |  |  |

| Field    | Bits | Туре | Description                                                                                                                                                                                           |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ_MODE | 1:0  | rw   | IRQ mode selection The interrupt modes are described in Section 28.4.5.  00 <sub>B</sub> Level mode  01 <sub>B</sub> Pulse mode  10 <sub>B</sub> Pulse-Notify mode  11 <sub>B</sub> Single-Pulse mode |
| 0        | 31:2 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                               |

# 28.5.7.14 Register ARU\_CADDR\_END

### **ARU caddr Counter End Value Register**

### ARU\_CADDR\_END

| ARU ca | addr Co | unter | End Va | lue Re | gister |    | (00021 | 84 <sub>H</sub> ) |    | Application Reset Value: 0000 007F <sub>H</sub> |    |       |    |    |    |  |
|--------|---------|-------|--------|--------|--------|----|--------|-------------------|----|-------------------------------------------------|----|-------|----|----|----|--|
| 31     | 30      | 29    | 28     | 27     | 26     | 25 | 24     | 23                | 22 | 21                                              | 20 | 19    | 18 | 17 | 16 |  |
|        | ı       | I     | ı      | ı      | ı      | ı  | 1      | 0                 | ı  | I                                               | ı  | ı     | ı  | ı  |    |  |
|        | 1       | I     | 1      | 1      |        | 1  |        | r                 |    | ı                                               | 1  | 1     |    | 1  |    |  |
| 15     | 14      | 13    | 12     | 11     | 10     | 9  | 8      | 7                 | 6  | 5                                               | 4  | 3     | 2  | 1  | 0  |  |
|        | 1       |       | 1      | 0      | 1      | 1  | 1      | 1                 |    |                                                 | CA | DDR_E | ND | 1  |    |  |
|        |         |       |        | r      |        |    |        |                   |    |                                                 |    | rw    |    |    |    |  |



| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CADDR_END | 6:0  | rw   | Set end value of ARU caddr counter  The ARU roundtrip counter aru_caddr runs from zero to caddr_end value.  Shorten the ARU roundtrip cycle by setting a smaller number than the defined reset value will cause that not all ARU-connected modules will be served.  Making the roundtrip cycle longer than the reset value would cause longer ARU roundtrip time and as a result some ARU-connected modules will not be served as fast as possible for this device.  This bit is write protected by bit RF_PROT of register GTM_CTRL |
| 0         | 31:7 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# 28.5.7.15 Register ARU\_CADDR

### **ARU caddr Counter Value**

Note: The registers CADDR\_0 and CADDR\_1 start incrementing with each clock cycle just after reset. Due to this the initial reset value cannot be read back.

### ARU\_CADDR

| ARU ca | ddr Co | ounter | Value |    |     |    | (00021 | FC <sub>H</sub> ) |     | Application Reset Value: 0000 0000 <sub>F</sub> |    |        |     |    |    |  |
|--------|--------|--------|-------|----|-----|----|--------|-------------------|-----|-------------------------------------------------|----|--------|-----|----|----|--|
| 31     | 30     | 29     | 28    | 27 | 26  | 25 | 24     | 23                | 22  | 21                                              | 20 | 19     | 18  | 17 | 16 |  |
|        |        | •      | •     | 0  |     | •  | '      | •                 |     |                                                 | •  | CADDR_ | 1   | •  |    |  |
|        | I      | 1      | 1     | r  | I . | 1  | I .    | 1                 |     | I .                                             | 1  | r      | I   | 1  |    |  |
| 15     | 14     | 13     | 12    | 11 | 10  | 9  | 8      | 7                 | 6   | 5                                               | 4  | 3      | 2   | 1  | 0  |  |
|        |        |        |       | 0  |     |    |        |                   |     |                                                 |    | CADDR_ | 0   |    |    |  |
|        | l .    | 1      |       | r  |     | 1  |        |                   | l . |                                                 | 1  | r      | l . | 1  |    |  |

| Field   | Bits  | Туре | Description                             |
|---------|-------|------|-----------------------------------------|
| CADDR_0 | 6:0   | r    | Value of ARU-0 caddr counter            |
| CADDR_1 | 22:16 | r    | Value of ARU-1 caddr counter            |
| 0       | 15:7, | r    | Reserved                                |
|         | 31:23 |      | Read as zero, shall be written as zero. |



# 28.5.7.16 Register ARU\_CTRL

# **ARU Enable Dynamic Routing Register**

| ADII | CTRL    |  |
|------|---------|--|
| ARU  | L. I KL |  |

| ARU Er   |     | ynami | c Rout | ing Reg | gister |     | (0002 | 3C <sub>H</sub> ) |    | Application Reset Value: 0000 00 |                               |    |              |       |              |
|----------|-----|-------|--------|---------|--------|-----|-------|-------------------|----|----------------------------------|-------------------------------|----|--------------|-------|--------------|
| 31       | 30  | 29    | 28     | 27      | 26     | 25  | 24    | 23                | 22 | 21                               | 20                            | 19 | 18           | 17    | 16           |
|          | !   |       | ·      | ı       |        | !   |       | 0                 | ı  |                                  | !                             |    | ı            | ,     | '            |
|          | l . |       |        | 1       | l .    | l . |       | r                 | 1  | 1                                |                               |    | 1            | 1     | 1            |
| 15       | 14  | 13    | 12     | 11      | 10     | 9   | 8     | 7                 | 6  | 5                                | 4                             | 3  | 2            | 1     | 0            |
|          | 1   | 1     | 1      | 1       | 0      | 1   | 1     | 1                 | 1  | 1                                | ARU_<br>DYN_R<br>ING_M<br>ODE |    | L_DYN_<br>En | ARU_0 | D_DYN_<br>:N |
| <u> </u> | 1   | ı     | II.    | 1       | r      | 1   | II.   | 1                 | 1  |                                  | rw                            | r  | W            | r     | W            |

| Field                 | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                       |
|-----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARU_0_DYN_E<br>N      | 1:0  | rw   | Enable dynamic routing for ARU-0  Dynamic routing enable of ARU-0. Write of following double bit values is possible:  If dynamic routing is disabled, the normal ARU routing scheme for ARU-0 is executed.  00 <sub>B</sub> no change  01 <sub>B</sub> Disable dynamic routing  10 <sub>B</sub> Enable dynamic routing  11 <sub>B</sub> no change |
| ARU_1_DYN_E<br>N      | 3:2  | rw   | Enable dynamic routing for ARU-1  Dynamic routing enable of ARU-1. Write of following double bit values is possible:  If dynamic routing is disabled, the normal ARU routing scheme for ARU-1 is executed.  00 <sub>B</sub> no change  01 <sub>B</sub> Disable dynamic routing  10 <sub>B</sub> Enable dynamic routing  11 <sub>B</sub> no change |
| ARU_DYN_RIN<br>G_MODE | 4    | rw   | Enable dynamic routing ring mode  Dynamic routing ring mode for both ARU-0 and ARU-1.  O <sub>B</sub> Different dynamic routing scheme for ARU-0 and ARU-11  1 <sub>B</sub> Same dynamic routing scheme for ARU-0 and ARU-1 with 24 possible read-ID's (dynamic routing ring mode)                                                                |
| 0                     | 31:5 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                  |



### 28.5.7.17 Register ARU\_[z]\_DYN\_CTRL

### **ARU z Dynamic Routing Control Register**

| ARU_z<br>ARU z |    | -  | -  | ntrol R | Register | . (0 | 002C0 | <sub>H</sub> +z*4) |    | Ар | plicati | on Res | et Valı | ıe: 0000 | 0000 <sub>H</sub>             |
|----------------|----|----|----|---------|----------|------|-------|--------------------|----|----|---------|--------|---------|----------|-------------------------------|
| 31             | 30 | 29 | 28 | 27      | 26       | 25   | 24    | 23                 | 22 | 21 | 20      | 19     | 18      | 17       | 16                            |
|                | ,  |    | ļ. | '       | ' '      |      | '     | 0                  | ,  | '  | ļ       | '      | '       | '        | '                             |
|                | 1  |    |    | I       | 1        |      |       | r                  | 1  | I  |         |        |         |          |                               |
| 15             | 14 | 13 | 12 | 11      | 10       | 9    | 8     | 7                  | 6  | 5  | 4       | 3      | 2       | 1        | 0                             |
|                | 1  | 1  |    |         |          | (    | 0     |                    | 1  |    |         |        | 1       | OUTE_    | DYN_A<br>RU_U<br>PDATE<br>_EN |
| 1              | 1  | 1  | 1  | 1       | 1        |      | r     | 1                  | 1  | 1  |         | 1      |         | rw       | rw                            |

| Field              | Bits | Туре | Description                                                                                                |
|--------------------|------|------|------------------------------------------------------------------------------------------------------------|
| DYN_ARU_UP         | 0    | rw   | Enable reload of DYN_ROUTE register from ARU itself                                                        |
| DATE_EN            |      |      | Enable reload of DYN_ROUTE register from ARU itself.                                                       |
| DYN_ROUTE_<br>SWAP | 1    | rw   | Enable swapping DYN_ROUTE_SR with DYN_ROUTE register Enable swapping DYN_ROUTE_SR with DYN_ROUTE register. |
| 0                  | 31:2 | r    | Reserved Read as zero, shall be written as zero.                                                           |

# 28.5.7.18 Register ARU\_[z]\_DYN\_RDADDR

### **ARU z Read ID for Dynamic Routing**

#### ARU\_z\_DYN\_RDADDR (z=0-1) **ARU z Read ID for Dynamic Routing** (0002E8<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 25 24 20 17 23 22 16 0 15 14 13 10 7 0 12 11 9 8 6 3 1 DYN\_ARU\_RDADDR 0 rw

| Field              | Bits | Туре | Description                                                                                                                |
|--------------------|------|------|----------------------------------------------------------------------------------------------------------------------------|
| DYN_ARU_RD<br>ADDR | 8:0  | rw   | ARU read address ID to reload the DYN_ROUTE register ARU read address ID to reload the DYN_ROUTE register from ARU itself. |
| 0                  | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                           |



# 28.5.7.19 Register ARU\_[z]\_DYN\_ROUTE\_LOW

# ARU z Lower Bits of DYN\_ROUTE Register

# ARU\_z\_DYN\_ROUTE\_LOW (z=0-1)

| ARU z    | Lower | Bits of | DYN_R  | OUTE   | Registe | er (0 | 002C8 | 8 <sub>H</sub> +z*4) Application Reset Value |    |    |        |        |        |    | 0000 <sub>H</sub> |
|----------|-------|---------|--------|--------|---------|-------|-------|----------------------------------------------|----|----|--------|--------|--------|----|-------------------|
| 31       | 30    | 29      | 28     | 27     | 26      | 25    | 24    | 23                                           | 22 | 21 | 20     | 19     | 18     | 17 | 16                |
|          | ·!    | !       |        | D      | ı       |       | ı     |                                              | !  | !  | DYN_RI | AD_ID2 | 2      | ,  | 1                 |
| <u> </u> | 1     | 1       | 1      | r      | 1       | I     | 1     |                                              | I  | 1  | r      | W      | I      | 1  |                   |
| 15       | 14    | 13      | 12     | 11     | 10      | 9     | 8     | 7                                            | 6  | 5  | 4      | 3      | 2      | 1  | 0                 |
|          | 1     | 1       | DYN_RI | AD_ID: | 1       | ı     | 1     |                                              | 1  | 1  | DYN_RI | AD_ID  | )<br>) | 1  | 1                 |
| 1        | 1     | I       | r      | W      | 1       | 1     | 1     | 1                                            | 1  | I  | r      | W      | l .    | I  |                   |

| Field            | Bits  | Type | Description                                      |
|------------------|-------|------|--------------------------------------------------|
| DYN_READ_ID<br>0 | 7:0   | rw   | ARU read ID 0 ARU read ID 0 for dynamic routing. |
| DYN_READ_ID 1    | 15:8  | rw   | ARU read ID 2 ARU read ID 1 for dynamic routing. |
| DYN_READ_ID 2    | 23:16 | rw   | ARU read ID 2 ARU read ID 2 for dynamic routing. |
| 0                | 31:24 | r    | Reserved Read as zero, shall be written as zero  |



### 28.5.7.20 Register ARU\_[z]\_DYN\_ROUTE\_HIGH

### ARU z Higher Bits of DYN\_ROUTE Register

### ARU\_z\_DYN\_ROUTE\_HIGH (z=0-1)

| ARU z | Higher | Bits of | DYN_F | ROUTE   | Registe | er (0 | 002D0 | <sub>H</sub> +z*4) |    | Ар | plicati | on Res       | et Valu  | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|---------|-------|---------|---------|-------|-------|--------------------|----|----|---------|--------------|----------|---------|-------------------|
| 31    | 30     | 29      | 28    | 27      | 26      | 25    | 24    | 23                 | 22 | 21 | 20      | 19           | 18       | 17      | 16                |
|       | •      | D       | 1     |         | DYN_CL  | K_WAI | Г     |                    | ı  | ı  | DYN_RE  | AD_ID        | 5        | ı       | !                 |
|       |        | r       |       |         | n       | W     |       |                    | 1  | 1  | r       | W            |          | 1       |                   |
| 15    | 14     | 13      | 12    | 11      | 10      | 9     | 8     | 7                  | 6  | 5  | 4       | 3            | 2        | 1       | 0                 |
|       | i i    | 1       | DYN_R | EAD_ID4 | 1       | 1     | 1     |                    |    |    | DYN_RE  | AD_ID        | <b>B</b> | 1       | 1                 |
| 1     | 1      | 1       | r     | W       | 1       | 1     | 1     | 1                  | 1  | 1  | r       | \ <b>\</b> / | 1        | 1       |                   |

| Field            | Bits  | Туре | Description                                                                                                |
|------------------|-------|------|------------------------------------------------------------------------------------------------------------|
| DYN_READ_ID 3    | 7:0   | rw   | ARU read ID 3 ARU read ID 3 for dynamic routing.                                                           |
| DYN_READ_ID 4    | 15:8  | rw   | ARU read ID 4 ARU read ID 4 for dynamic routing.                                                           |
| DYN_READ_ID<br>5 | 23:16 | rw   | ARU read ID 5 ARU read ID 5 for dynamic routing.                                                           |
| DYN_CLK_WAI<br>T | 27:24 | rw   | Number of clk cycles for dynamic routing Defines the number of clk cycles between each dynamic routing ID. |
| 0                | 31:28 | r    | Reserved Read as zero, shall be written as zero.                                                           |

### 28.5.7.21 Register ARU\_[z]\_DYN\_ROUTE\_SR\_LOW

### ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_LOW

NOTE: This is the shadow register for register ARU\_[z]\_DYN\_ROUTE\_LOW

#### ARU\_z\_DYN\_ROUTE\_SR\_LOW (z=0-1)

ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_LOW(0002D8<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 30 28 27 24 21 20 16 0 **DYN READ ID8** 

|          |    |    | ,      | •       |    |   |              |   |   |   | D 1 11_1\\ | יייייייייייייייייייייייייייייייייייייי | • |   |   |
|----------|----|----|--------|---------|----|---|--------------|---|---|---|------------|----------------------------------------|---|---|---|
|          | 1  |    | 1      | 1       | 1  | 1 |              |   | 1 | 1 | 1          | 1                                      | 1 | 1 | 1 |
|          |    |    |        | r       |    |   |              |   |   |   | r          | W                                      |   |   |   |
| 15       | 14 | 13 | 12     | 11      | 10 | 9 | 8            | 7 | 6 | 5 | 4          | 3                                      | 2 | 1 | 0 |
|          |    |    | DYN_RI | EAD_ID7 | 7  |   | DYN_READ_ID6 |   |   |   |            |                                        |   |   |   |
| <u>I</u> | rw |    |        |         |    |   |              |   |   | 1 | r          | W                                      | 1 | 1 | 1 |



| Field            | Bits  | Туре | Description                                                                                                |
|------------------|-------|------|------------------------------------------------------------------------------------------------------------|
| DYN_READ_ID<br>6 | 7:0   | rw   | ARU read ID 6 ARU read ID 6 for dynamic routing. These bits are mapped to ARU data bits aru_data(7:0).     |
| DYN_READ_ID 7    | 15:8  | rw   | ARU read ID 7  ARU read ID 7 for dynamic routing.  These bits are mapped to ARU data bits aru_data(15:8).  |
| DYN_READ_ID<br>8 | 23:16 | rw   | ARU read ID 8  ARU read ID 8 for dynamic routing.  These bits are mapped to ARU data bits aru_data(23:16). |
| 0                | 31:24 | r    | Reserved Read as zero, shall be written as zero.                                                           |

### 28.5.7.22 Register ARU\_[z]\_DYN\_ROUTE\_SR\_HIGH

### ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_HIGH

**NOTE**: This is the shadow register for register **ARU\_[z]\_DYN\_ROUTE\_HIGH** 

### ARU\_z\_DYN\_ROUTE\_SR\_HIGH (z=0-1)

ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_HIGH(0002E0<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub>



| Field       | Bits  | Туре | Description                                                       |
|-------------|-------|------|-------------------------------------------------------------------|
| DYN_READ_ID | 7:0   | rw   | ARU read ID 9                                                     |
| 9           |       |      | ARU read ID 9 for dynamic routing.                                |
|             |       |      | These bits are mapped to ARU data bits aru_data(31:24).           |
| DYN_READ_ID | 15:8  | rw   | ARU read ID 10                                                    |
| 10          |       |      | ARU read ID 10 for dynamic routing.                               |
|             |       |      | These bits are mapped to ARU data bits aru_data(39:32).           |
| DYN_READ_ID | 23:16 | rw   | ARU read ID 11                                                    |
| 11          |       |      | ARU read ID 11 for dynamic routing.                               |
|             |       |      | These bits are mapped to ARU data bits aru_data(47:40).           |
| DYN_CLK_WAI | 27:24 | rw   | Number of clk cycles for dynamic routing                          |
| T           |       |      | Defines the number of clk cycles between each dynamic routing ID. |
|             |       |      | These bits are mapped to ARU data bits aru_data(51:48).           |

# **AURIX™ TC3xx**



### **Generic Timer Module (GTM)**

| Field             | Bits  | Туре | Description                                                                                                                                                                                   |
|-------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DYN_UPDATE<br>_EN | 28    | rw   | Update enable from shadow register Enable update ARU_[z]_DYN_ROUTE_LOW/_HIGH registers from shadow registers ARU_[z]_DYN_ROUTE_SR_LOW/_HIGH. This bit is mapped to ARU data bit aru_data(52). |
| 0                 | 31:29 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                       |